# QOCVO

## **SiC JFET Division**

**Is Now Part of** 

# Onsemi

To learn more about onsemi<sup>™</sup>, please visit our website at <u>www.onsemi.com</u>

onsemi and ONSEMI. and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/ or specifications can and do vary in different applications and actal performance may vary over time. All opreating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application, Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death asso





### Silicon Carbide (SiC) Cascode JFET -EliteSiC, Power N-Channel, TO-247-4L, 750 V, 23 mohm

Rev. C, January 2025

#### DATASHEET

# UJ4C075023K4S



| Part Number   | Package   | Marking       |
|---------------|-----------|---------------|
| UJ4C075023K4S | TO-247-4L | UJ4C075023K4S |



#### Description

The UJ4C075023K4S is a 750V,  $23m\Omega$  G4 SiC FET. It is based on a unique 'cascode' circuit configuration, in which a normally-on SiC JFET is co-packaged with a Si MOSFET to produce a normally-off SiC FET device. The device's standard gate-drive characteristics allows for a true "drop-in replacement" to Si IGBTs, Si FETs, SiC MOSFETs or Si superjunction devices. Available in the TO-247-4L package, this device exhibits ultra-low gate charge and exceptional reverse recovery characteristics, making it ideal for switching inductive loads and any application requiring standard gate drive.

#### Features

- On-resistance R<sub>DS(on)</sub>: 23mΩ (typ)
- Operating temperature: 175°C (max)
- Excellent reverse recovery: Q<sub>rr</sub> = 105nC
- Low body diode V<sub>FSD</sub>: 1.23V
- Low gate charge: Q<sub>G</sub> = 37.8nC
- \* Threshold voltage  $V_{G(th)}$ : 4.8V (typ) allowing 0 to 15V drive
- Low intrinsic capacitance
- ESD protected: HBM class 2 and CDM class C3
- TO-247-4L package for faster switching, clean gate waveforms

#### Typical applications

- EV charging
- PV inverters
- Switch mode power supplies
- Power factor correction modules
- Motor drives
- Induction heating





#### Maximum Ratings

| Parameter                                                         | Symbol                            | <b>Test Conditions</b>      | Value      | Units |
|-------------------------------------------------------------------|-----------------------------------|-----------------------------|------------|-------|
| Drain-source voltage                                              | V <sub>DS</sub>                   |                             | 750        | V     |
| Cata agurag valtaga                                               | V                                 | DC                          | -20 to +20 | V     |
| Gate-source voltage                                               | V <sub>GS</sub>                   | AC (f > 1Hz)                | -25 to +25 | V     |
| Continuous drain current <sup>1</sup>                             | 1                                 | T <sub>C</sub> = 25°C       | 66         | А     |
| Continuous drain current                                          | I <sub>D</sub>                    | T <sub>C</sub> = 100°C      | 49         | А     |
| Pulsed drain current <sup>2</sup>                                 | I <sub>DM</sub>                   | T <sub>C</sub> = 25°C       | 196        | А     |
| Single pulsed avalanche energy <sup>3</sup>                       | E <sub>AS</sub>                   | L=15mH, I <sub>AS</sub> =3A | 67         | mJ    |
| SiC FET dv/dt ruggedness                                          | dv/dt                             | $V_{DS} \le 500V$           | 150        | V/ns  |
| Power dissipation                                                 | P <sub>tot</sub>                  | T <sub>C</sub> = 25°C       | 306        | W     |
| Maximum junction temperature                                      | T <sub>J,max</sub>                |                             | 175        | °C    |
| Operating and storage temperature                                 | T <sub>J</sub> , T <sub>STG</sub> |                             | -55 to 175 | °C    |
| Max. lead temperature for soldering, 1/8" from case for 5 seconds | TL                                |                             | 250        | °C    |

1. Limited by  $T_{J,max}$ 

2. Pulse width  $t_p$  limited by  $T_{J,max}$ 

3. Starting  $T_J = 25^{\circ}C$ 

**Thermal Characteristics** 

| Parameter                            | Symbol          | Test Conditions |     | Units |      |       |
|--------------------------------------|-----------------|-----------------|-----|-------|------|-------|
| Parameter                            |                 |                 | Min | Тур   | Max  | Units |
| Thermal resistance, junction-to-case | $R_{\theta JC}$ |                 |     | 0.38  | 0.49 | °C/W  |



FET-Jet Calculator 😵 Buy Online 😽 Spice Models 🖌 Contact Sales

## Electrical Characteristics (T<sub>J</sub> = +25°C unless otherwise specified)

#### **Typical Performance - Static**

| Parameter                      | Cumhal                                                                                      | Test Conditions                                                      |     |     | Unite |       |  |
|--------------------------------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----|-----|-------|-------|--|
| Parameter                      | Symbol                                                                                      | Test Conditions                                                      | Min | Тур | Max   | Units |  |
| Drain-source breakdown voltage | BV <sub>DS</sub>                                                                            | $V_{GS}$ =0V, $I_{D}$ =1mA                                           | 750 |     |       | V     |  |
| Total duain lookaga guurant    |                                                                                             | V <sub>DS</sub> =750V,<br>V <sub>GS</sub> =0V, T <sub>J</sub> =25°C  |     | 2   | 30    |       |  |
| Total drain leakage current    | I <sub>DSS</sub>                                                                            | V <sub>DS</sub> =750V,<br>V <sub>GS</sub> =0V, T <sub>J</sub> =175°C |     | 15  |       | μA    |  |
| Total gate leakage current     | I <sub>GSS</sub> V <sub>DS</sub> =0V, T <sub>J</sub> =25°C,<br>V <sub>GS</sub> =-20V / +20V |                                                                      |     | 6   | ±20   | μΑ    |  |
| Drain-source on-resistance     | R <sub>DS(on)</sub>                                                                         | V <sub>GS</sub> =12V, I <sub>D</sub> =40A,<br>T <sub>J</sub> =25°C   |     | 23  | 29    |       |  |
|                                |                                                                                             | V <sub>GS</sub> =12V, I <sub>D</sub> =40A,<br>T <sub>J</sub> =125°C  |     | 39  |       | mΩ    |  |
|                                |                                                                                             | V <sub>GS</sub> =12V, I <sub>D</sub> =40A,<br>T <sub>J</sub> =175°C  |     | 50  |       |       |  |
| Gate threshold voltage         | V <sub>G(th)</sub>                                                                          | $V_{DS}$ =5V, $I_{D}$ =10mA                                          | 4   | 4.8 | 6     | V     |  |
| Gate resistance                | R <sub>G</sub>                                                                              | f=1MHz, open drain                                                   |     | 4.5 |       | Ω     |  |

#### Typical Performance - Reverse Diode

| Parameter                                     | Symbol               | Test Conditions                                                                           |      | Units |      |       |
|-----------------------------------------------|----------------------|-------------------------------------------------------------------------------------------|------|-------|------|-------|
|                                               | Symbol               | Test Conditions                                                                           | Min  | Тур   | Max  | Onits |
| Diode continuous forward current <sup>1</sup> | ا <sub>s</sub>       | T <sub>C</sub> = 25°C                                                                     |      |       | 66   | А     |
| Diode pulse current <sup>2</sup>              | I <sub>S,pulse</sub> | T <sub>C</sub> = 25°C                                                                     |      |       | 196  | А     |
| Forward voltage                               | V <sub>FSD</sub>     | V <sub>GS</sub> =0V, I <sub>S</sub> =20A,<br>T <sub>J</sub> =25°C                         | 1.23 |       | 1.39 | V     |
| i oi wai u voltage                            | • FSD                | V <sub>GS</sub> =0V, I <sub>S</sub> =20A,<br>T <sub>J</sub> =175°C                        |      | 1.45  |      | v     |
| Reverse recovery charge                       | Q <sub>rr</sub>      | V <sub>R</sub> =400V, I <sub>S</sub> =40A,<br>V <sub>GS</sub> =0V, R <sub>G_EXT</sub> =5Ω |      | 105   |      | nC    |
| Reverse recovery time                         | t <sub>rr</sub>      | di/dt=3100A/μs,<br>T <sub>J</sub> =25°C                                                   |      | 12    |      | ns    |
| Reverse recovery charge                       | Q <sub>rr</sub>      | V <sub>R</sub> =400V, I <sub>S</sub> =40A,<br>V <sub>GS</sub> =0V, R <sub>G_EXT</sub> =5Ω |      | 112   |      | nC    |
| Reverse recovery time                         | t <sub>rr</sub>      | di/dt=3100A/μs,<br>Τ <sub>J</sub> =150°C                                                  |      | 13    |      | ns    |





#### **Typical Performance - Dynamic**

| Deveneter                                     | Cumple of            | Test Conditions                                                                                                  |     |      | 1.1 |       |
|-----------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------|-----|------|-----|-------|
| Parameter                                     | Symbol               | Test Conditions –                                                                                                | Min | Тур  | Max | Units |
| Input capacitance                             | C <sub>iss</sub>     | - V <sub>DS</sub> =400V, V <sub>GS</sub> =0V -                                                                   |     | 1400 |     |       |
| Output capacitance                            | C <sub>oss</sub>     | $v_{DS} = 400 \text{ v},  \text{v}_{GS} = 0 \text{ v}$<br>- f=100kHz -                                           |     | 93   |     | pF    |
| Reverse transfer capacitance                  | C <sub>rss</sub>     | 1-100KHZ                                                                                                         |     | 2.5  |     |       |
| Effective output capacitance, energy related  | C <sub>oss(er)</sub> | $V_{DS}=0V$ to 400V,<br>$V_{GS}=0V$                                                                              |     | 116  |     | pF    |
| Effective output capacitance, time related    | C <sub>oss(tr)</sub> | $V_{DS}$ =0V to 400V,<br>$V_{GS}$ =0V                                                                            |     | 232  |     | pF    |
| C <sub>OSS</sub> stored energy                | E <sub>oss</sub>     | $V_{DS}$ =400V, $V_{GS}$ =0V                                                                                     |     | 9.3  |     | μJ    |
| Total gate charge                             | $Q_{G}$              | – V <sub>DS</sub> =400V, I <sub>D</sub> =40A, –                                                                  |     | 37.8 |     |       |
| Gate-drain charge                             | $Q_{GD}$             | $V_{\rm DS} = 400 \text{ V}, \text{ I}_{\rm D} = 40 \text{ A},$<br>- $V_{\rm GS} = 0 \text{ V to } 15 \text{ V}$ |     | 8    |     | nC    |
| Gate-source charge                            | $Q_{GS}$             | VGS 0V 10 15V                                                                                                    |     | 11.8 |     |       |
| Turn-on delay time                            | t <sub>d(on)</sub>   |                                                                                                                  |     | 16   |     |       |
| Rise time                                     | t <sub>r</sub>       | Notes 4 and 5,<br>V <sub>DS</sub> =400V, I <sub>D</sub> =40A, Gate                                               |     | 27   |     | nc    |
| Turn-off delay time                           | t <sub>d(off)</sub>  | Driver =0V to +15V,<br>Turn-on $R_{G,EXT}$ =1 $\Omega$ ,                                                         |     | 28   |     | ns    |
| Fall time                                     | t <sub>f</sub>       |                                                                                                                  |     | 8    |     |       |
| Turn-on energy including $R_s$ energy         | E <sub>ON</sub>      | Turn-off $R_{G,EXT}=5\Omega$ ,<br>inductive Load, FWD:                                                           |     | 237  |     |       |
| Turn-off energy including $R_s$ energy        | E <sub>OFF</sub>     | same device with $V_{GS} = 0V$                                                                                   |     | 50   |     |       |
| Total switching energy                        | E <sub>TOTAL</sub>   | and $R_G = 5\Omega$ , RC snubber:                                                                                |     | 287  |     | μJ    |
| Snubber $R_s$ energy during turn-on           | E <sub>RS_ON</sub>   | $-$ R <sub>S</sub> =10 $\Omega$ and C <sub>S</sub> =200pF, $-$ T <sub>I</sub> =25°C                              |     | 4.9  |     |       |
| Snubber $R_s$ energy during turn-off          | $E_{RS_OFF}$         |                                                                                                                  |     | 17   |     |       |
| Turn-on delay time                            | t <sub>d(on)</sub>   |                                                                                                                  |     | 19   |     |       |
| Rise time                                     | t <sub>r</sub>       | Notes 4 and 5,<br>V <sub>DS</sub> =400V, I <sub>D</sub> =40A, Gate                                               |     | 24   |     |       |
| Turn-off delay time                           | t <sub>d(off)</sub>  | Driver = $0V$ to +15V,                                                                                           |     | 29   |     | ns    |
| Fall time                                     | t <sub>f</sub>       | Turn-on $R_{G,EXT}=1\Omega$ ,<br>Turn-off $R_{G,EXT}=5\Omega$ ,<br>inductive Load, FWD: same                     |     | 10   |     |       |
| Turn-on energy including $R_s$ energy         | E <sub>ON</sub>      |                                                                                                                  |     | 288  |     |       |
| Turn-off energy including $R_s$ energy        | E <sub>OFF</sub>     | device with $V_{GS} = 0V$ and                                                                                    |     | 60   |     |       |
| Total switching energy                        | E <sub>TOTAL</sub>   | $R_{G} = 5\Omega$ , RC snubber:                                                                                  |     | 348  |     | μJ    |
| Snubber $R_s$ energy during turn-on           | E <sub>RS_ON</sub>   | $- R_{s}=10\Omega \text{ and } C_{s}=200\text{pF}, - T_{J}=150^{\circ}\text{C}$                                  |     | 4    |     |       |
| Snubber R <sub>s</sub> energy during turn-off | $E_{RS_OFF}$         |                                                                                                                  |     | 18   |     |       |

4. Measured with the switching test circuit in Figure 35.

5. In this datasheet, all the switching energies (turn-on energy, turn-off energy and total energy) presented in the tables and Figures include the device RC snubber energy losses.





#### Typical Performance - Dynamic (continued)

| Devenator                                       | Symphol             | Test Conditions                                                                    | Value |     |     | 11.20. |
|-------------------------------------------------|---------------------|------------------------------------------------------------------------------------|-------|-----|-----|--------|
| Parameter                                       | Symbol              | lest Conditions                                                                    | Min   | Тур | Max | Units  |
| Turn-on delay time                              | t <sub>d(on)</sub>  |                                                                                    |       | 17  |     |        |
| Rise time                                       | t <sub>r</sub>      | Note 6,   V <sub>DS</sub> =400V, I <sub>D</sub> =40A, Gate                         |       | 25  |     |        |
| Turn-off delay time                             | t <sub>d(off)</sub> | Driver = $0V$ to +15V,                                                             |       | 22  |     | ns     |
| Fall time                                       | t <sub>f</sub>      | Turn-on $R_{G,EXT}=1\Omega$ ,                                                      |       | 7   |     | -      |
| Turn-on energy including $R_S$ energy           | E <sub>ON</sub>     | Turn-off $R_{G,EXT}=5\Omega$ ,<br>inductive Load, FWD:                             |       | 167 |     |        |
| Turn-off energy including R <sub>s</sub> energy | E <sub>OFF</sub>    | UJ3D06520TS, RC                                                                    |       | 40  |     | -      |
| Total switching energy                          | E <sub>TOTAL</sub>  | snubber: R <sub>s</sub> =10Ω and<br>C <sub>s</sub> =200pF,<br>T <sub>J</sub> =25°C |       | 207 |     | μJ     |
| Snubber R <sub>s</sub> energy during turn-on    | E <sub>RS_ON</sub>  |                                                                                    |       | 4.3 |     |        |
| Snubber R <sub>s</sub> energy during turn-off   | E <sub>RS_OFF</sub> |                                                                                    |       | 26  |     |        |
| Turn-on delay time                              | t <sub>d(on)</sub>  |                                                                                    |       | 17  |     |        |
| Rise time                                       | t <sub>r</sub>      | Note 6,<br>V <sub>DS</sub> =400V, I <sub>D</sub> =40A, Gate                        |       | 22  |     |        |
| Turn-off delay time                             | t <sub>d(off)</sub> | $\frac{V_{DS}-400V, I_D-40A, Gale}{Driver = 0V to +15V,}$                          |       | 23  |     | ns     |
| Fall time                                       | t <sub>f</sub>      | Turn-on $R_{G,EXT}=1\Omega$ ,                                                      |       | 8   |     |        |
| Turn-on energy including R <sub>s</sub> energy  | E <sub>ON</sub>     | Turn-off R <sub>G,EXT</sub> =5Ω,<br>inductive Load, FWD:<br>UJ3D06520TS, RC        |       | 183 |     |        |
| Turn-off energy including R <sub>s</sub> energy | E <sub>OFF</sub>    |                                                                                    |       | 58  |     |        |
| Total switching energy                          | E <sub>TOTAL</sub>  | snubber: $R_s = 10\Omega$ and                                                      |       | 241 |     | μJ     |
| Snubber R <sub>s</sub> energy during turn-on    | E <sub>RS_ON</sub>  | – C <sub>s</sub> =200pF, –<br>T <sub>1</sub> =150°C                                |       | 4   |     |        |
| Snubber R <sub>s</sub> energy during turn-off   | E <sub>RS_OFF</sub> |                                                                                    |       | 22  |     | 1      |

6. Measured with the switching test circuit in Figure 35.





#### **Typical Performance Diagrams**



Figure 1. Typical output characteristics at  $T_{\rm J}$  = - 55°C, tp < 250 $\mu s$ 



Figure 2. Typical output characteristics at T  $_{\rm J}$  = 25°C, tp < 250 $\mu s$ 



Figure 3. Typical output characteristics at T  $_{\rm J}$  = 175°C, tp < 250 $\mu s$ 



Figure 4. Normalized on-resistance vs. temperature at  $V_{GS}$  = 12V







Figure 5. Typical drain-source on-resistances at  $V_{\text{GS}}$  = 12V



Figure 6. Typical transfer characteristics at  $V_{DS}$  = 5V



Figure 7. Threshold voltage vs. junction temperature at  $V_{\text{DS}}$  = 5V and  $I_{\text{D}}$  = 10mA



Figure 8. Typical gate charge at  $I_D = 40A$ 



|  | FET-Jet<br>Calculator | V | Buy<br>Online | <b>S</b> | Spice<br>Models |  | Contact<br>Sales |  | Learn<br>More |
|--|-----------------------|---|---------------|----------|-----------------|--|------------------|--|---------------|
|--|-----------------------|---|---------------|----------|-----------------|--|------------------|--|---------------|



Figure 9. 3rd quadrant characteristics at T<sub>J</sub> = -55°C



Figure 10. 3rd quadrant characteristics at  $T_J = 25^{\circ}C$ 



Figure 11. 3rd quadrant characteristics at T<sub>J</sub> = 175°C



Figure 12. Typical stored energy in  $C_{OSS}$  at  $V_{GS}$  = 0V











Figure 14. DC drain current derating



Figure 15. Total power dissipation



Figure 16. Maximum transient thermal impedance





Figure 17. Safe operation area at  $T_{C}$  = 25°C, D = 0, Parameter  $t_{\rm p}$ 



Spice

Models

Buy

Online

Contact Sales Learn

More

C

FET-Jet

Calculator

Ħ

Figure 18. Reverse recovery charge Qrr vs. junction temperature



Figure 19. Clamped inductive switching energy vs. drain current at  $V_{\rm DS}$  = 400V and  $T_{\rm J}$  = 25°C



Figure 20. Clamped inductive switching energy vs. drain current at  $V_{DS}$  = 500V and  $T_J$  = 25°C







Figure 21. RC snubber energy loss vs. drain current at  $V_{DS}$  = 400V and  $T_J$  = 25°C



Figure 22. RC snubber energy losses vs. drain current at  $V_{DS}$  = 500V and  $T_J$  = 25°C



Figure 23. Clamped inductive switching energies vs.  $R_{G,EXT}$  at  $V_{DS}$  = 400V,  $I_D$  = 40A, and  $T_J$  = 25°C



Figure 24. RC snubber energy losses vs.  $R_{G,EXT}$  at  $V_{DS}$  = 400V,  $I_D$  = 40A, and  $T_1$  = 25°C







Figure 25. Clamped inductive switching energies vs. snubber capacitance  $C_S$  at  $V_{DS}$  = 400V,  $I_D$  = 40A, and  $T_J$  = 25°C



Figure 26. RC snubber energy losses vs. snubber capacitance  $C_s$  at  $V_{DS}$  = 400V,  $I_D$  = 40A, and  $T_J$  = 25°C



Figure 27. Clamped inductive switching energy vs. junction temperature at  $V_{DS}$  =400V and  $I_D$  = 40A



Figure 28. Clamped inductive switching energy vs. junction temperature at  $V_{DS}$  =500V and  $I_D$  = 40A





Figure 29. Clamped inductive switching energy vs. drain current at  $V_{DS}$  = 400V and  $T_J$  = 25°C



Spice

Models

Learn

More

0

Contact

Sales

Buy

Online

FET-Jet

Calculator

Ħ

Figure 30. Clamped inductive switching energy vs. drain current at  $V_{DS}$  = 500V and  $T_J$  = 25°C



Figure 31. RC snubber energy losses vs. drain current at  $V_{\text{DS}}$  = 400V and  $T_{\text{J}}$  = 25°C



Figure 32. RC snubber energy losses vs. drain current at  $V_{DS}$  = 500V and  $T_J$  = 25°C







Figure 33. Clamped inductive switching energy vs. junction temperature at  $V_{DS}$  =400V and  $I_D$  = 40A



Figure 34. Clamped inductive switching energy vs. junction temperature at  $V_{DS}$  =500V and  $I_D$  = 40A



Figure 35. Schematic of the half-bridge mode switching test circuit. Note, a bus RC snubber ( $R_{BS} = 2.5\Omega$ ,  $C_{BS} = 100$ nF) is used to reduce the power loop high frequency oscillations.



Figure 36. Schematic of the chopper mode switching test circuit. Note, a bus RC snubber ( $R_{BS} = 2.5\Omega$ ,  $C_{BS}=100$ nF) is used to reduce the power loop high frequency oscillations.





#### **Applications Information**

SiC FETs are enhancement-mode power switches formed by a high-voltage SiC depletion-mode JFET and a low-voltage silicon MOSFET connected in series. The silicon MOSFET serves as the control unit while the SiC JFET provides high voltage blocking in the off state. This combination of devices in a single package provides compatibility with standard gate drivers and offers superior performance in terms of low on-resistance ( $R_{DS(on)}$ ), output capacitance ( $C_{oss}$ ), gate charge ( $Q_G$ ), and reverse recovery charge ( $Q_{rr}$ ) leading to low conduction and switching losses. The SiC FETs also provide excellent reverse conduction capability eliminating the need for an external anti-parallel diode.

Like other high performance power switches, proper PCB layout design to minimize circuit parasitics is strongly recommended due to the high dv/dt and di/dt rates. An external gate resistor is recommended when the FET is working in the diode mode in order to achieve the optimum reverse recovery performance. For more information on SiC FET operation, see www.unitedsic.com.

A snubber circuit with a small  $R_{(G)}$ , or gate resistor, provides better EMI suppression with higher efficiency compared to using a high  $R_{(G)}$  value. There is no extra gate delay time when using the snubber circuitry, and a small  $R_{(G)}$  will better control both the turn-off  $V_{(DS)}$  peak spike and ringing duration, while a high  $R_{(G)}$  will damp the peak spike but result in a longer delay time. In addition, the total switching loss when using a snubber circuit is less than using high  $R_{(G)}$ , while greatly reducing  $E_{(OFF)}$  from mid-to-full load range with only a small increase in  $E_{(ON)}$ . Efficiency will therefore improve with higher load current. For more information on how a snubber circuit will improve overall system performance, visit the UnitedSiC website at www.unitedsic.com

#### Disclaimer

UnitedSiC reserves the right to change or modify any of the products and their inherent physical and technical specifications without prior notice. UnitedSiC assumes no responsibility or liability for any errors or inaccuracies within.

Information on all products and contained herein is intended for description only. No license, express or implied, to any intellectual property rights is granted within this document.

UnitedSiC assumes no liability whatsoever relating to the choice, selection or use of the UnitedSiC products and services described herein.



# TO-247-4L PACKAGE OUTLINE, PART MARKING AND TUBE SPECIFICATIONS

#### **PACKAGE OUTLINE**



| DIM | INC       | HES   | MILLIN    | <b>NETERS</b> |
|-----|-----------|-------|-----------|---------------|
|     | MIN       | MAX   | MIN       | MAX           |
| A   | 0.185     | 0.209 | 4.7       | 5.31          |
| A1  | 0.087     | 0.102 | 2.21      | 2.59          |
| A2  | 0.059     | 0.098 | 1.5       | 2.49          |
| b   | 0.039     | 0.055 | 0.99      | 1.4           |
| b2  | 0.065     | 0.094 | 1.65      | 2.39          |
| С   | 0.015     | 0.035 | 0.38      | 0.89          |
| D   | 0.819     | 0.845 | 20.8      | 21.46         |
| D1  | 0.515     | -     | 13.08     | -             |
| D2  | 0.02      | 0.053 | 0.51      | 1.35          |
| E   | 0.61      | 0.64  | 15.49     | 16.26         |
| e   | 0.100 BSC |       | 2.54 BSC  |               |
| e1  | 0.19      | 0.21  | 4.83      | 5.33          |
| E1  | 0.53      | -     | 13.46     | -             |
| E2  | 0.14      | 0.16  | 3.56      | 4.06          |
| L   | 0.78      | 0.8   | 19.81     | 20.32         |
| L1  | -         | 0.177 | -         | 4.5           |
| ФР  | 0.14      | 0.144 | 3.56      | 3.66          |
| ΦΡ1 | 0.278     | 0.291 | 7.06 7.39 |               |
| Q   | 0.212     | 0.244 | 5.38 6.2  |               |
| S   | 0.243 BSC |       | 6.17 BSC  |               |



# TO-247-4L PACKAGE OUTLINE, PART MARKING AND TUBE SPECIFICATIONS

PART NUMBER = REFER TO DS\_PN DECODER FOR DETAILS X = ASSEMBLY SITE YY = YEAR WW = WORK WEEK

LLL = LOT ID

#### PACKING TYPE

ANTI-STATIC TUBE

**QUANTITY /TUBE : 30 UNITS** 

XYYWW

#### DISCLAIMER

United Silicon Carbide, Inc. reserves the right to change or modify any of the products and their inherent physical and technical specifications without prior notice. United Silicon Carbide, Inc. assumes no responsibility or liability for any errors or inaccuracies within.

Information on all products and contained herein is intended for description only. No license, express or implied, to any intellectual property rights is granted within this document.

United Silicon Carbide, Inc. assumes no liability whatsoever relating to the choice, selection or use of the United Silicon Carbide, Inc. products and services described herein.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at <u>www.onsemi.com/support/sales</u>