## <span id="page-0-0"></span>[LDO Regulator](https://www.onsemi.com/products/power-management/dc-dc-controllers-converters-regulators/ldo-regulators-linear-voltage-regulators) - Dual, Adjustable Current Limit, Diagnostic Features

## 3.3 V to 20 V

The NCV47821 dual channel LDO regulator with 200 mA per channel is designed for use in harsh automotive environments. The device has a high peak input voltage tolerance and reverse input voltage, reverse bias, overcurrent and overtemperature protections. The integrated current sense feature (adjustable by resistor connected to CSO pin for each channel) provides diagnosis and system protection functionality. The CSO pin output current creates voltage drop across CSO resistor which is proportional to output current of each channel. Extended diagnostic features in OFF state are also available and controlled by dedicated input and output pins.

#### **Features**

- Adjustable Outputs: 3.3 V to 20 V ±3% Output Voltage
- Output Current per Channel: up to 200 mA
- Two Independent Enable Inputs (3.3 V Logic Compatible)
- Adjustable Current Limits: up to 300 mA
- Protection Features:
	- ♦ Current Limitation
	- Thermal Shutdown
	- ♦ Reverse Input Voltage and Reverse Bias Voltage
- Diagnostic Features:
	- ♦ Short To Battery (STB) and Open Load (OL) in OFF State
	- ♦ Internal Components for OFF State Diagnostics
	- ♦ Open Collector Flag Output
- AEC−Q100 Grade 1 Qualified and PPAP Capable
- These Devices are Pb−Free, Halogen Free/BFR Free and are RoHS Compliant

#### **Typical Applications**

- Audio and Infotainment System
- Active Safety System



**Figure 1. Application Schematic (See Application Section for More Details)**



### **ON Semiconductor®**

**[www.onsemi.com]( http://www.onsemi.com/)**



#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page [14](#page-13-0) of this data sheet.



**Figure 2. Simplified Block Diagram**





#### **Table 1. PIN FUNCTION DESCRIPTION**



#### **Table 2. MAXIMUM RATINGS**



Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Load Dump Test B (with centralized load dump suppression) according to ISO16750−2 standard. Guaranteed by design. Not tested in production. Passed Class C according to ISO16750−1.

#### **Table 3. ESD CAPABILITY** (Note 2)



2. This device series incorporates ESD protection and is tested by the following methods:

ESD Human Body Model tested per AEC−Q100−002 (JS−001−2010)

Field Induced Charge Device Model ESD characterization is not performed on plastic molded packages with body sizes < 50 mm2 due to the inability of a small package body to acquire and retain enough charge to meet the minimum CDM discharge current waveform characteristic defined in JEDEC JS−002−2014.

#### **Table 4. LEAD SOLDERING TEMPERATURE AND MSL** (Note 3)



3. For more information, please refer to our Soldering and Mounting Techniques Reference Manual, SOLDERRM/D

#### **THERMAL CHARACTERISTICS** (Note 4)



4. Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area.

5. Values based on copper area of 645 mm<sup>2</sup> (or 1 in<sup>2</sup>) of 1 oz copper thickness and FR4 PCB substrate. Single layer – according to JEDEC51.3, 4 layers − according to JEDEC51.7

#### **Table 5. RECOMMENDED OPERATING RANGES**



Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

6. Minimum  $V_{in} = 4.4$  V or  $(V_{out1,2} + 0.5 V)$ , whichever is higher.

7. Corresponding  $R_{CSO1,2}$  is in range from 25.5 k $\Omega$  down to 850  $\Omega$ .

<span id="page-4-0"></span>



Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

[10](#page-5-0). Measured when the output voltage V<sub>out1,2</sub> has dropped by 2% of V<sub>out\_nom1,2</sub> from the nominal valued obtained at V<sub>in</sub> = V<sub>out1,2</sub> + 8.5 V.<br>[11.](#page-5-0) Values based on design and/or characterization.

[12](#page-5-0).Not guaranteed in dropout.

[<sup>8</sup>](#page-5-0). Performance guaranteed over the indicated operating temperature range by design and/or characterization tested at T<sub>A</sub>  $\approx$  T<sub>J</sub>. Low duty<br>cycle pulse techniques are used during testing to maintain the junction tempera

[<sup>9</sup>](#page-5-0). Minimum input voltage V<sub>in\_min</sub> is 4.4 V or (V<sub>out\_nom1,2</sub> + 1 V) whichever is higher. V<sub>out\_nom1,2</sub> measured at ADJ1,2 pin due to excluding  $R_{n1}$  and  $R_{n2}$  accuracy.

<span id="page-5-0"></span>



#### **THERMAL SHUTDOWN**



Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

8. Performance guaranteed over the indicated operating temperature range by design and/or characterization tested at  $T_A \approx T_J$ . Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible.

9. Minimum input voltage V<sub>in\_min</sub> is 4.4 V or (V<sub>out\_nom1,2</sub> + 1 V) whichever is higher. V<sub>out\_nom1,2</sub> measured at ADJ1,2 pin due to excluding  $R_{n1}$  and  $R_{n2}$  accuracy.

10. Measured when the output voltage V<sub>out1,2</sub> has dropped by 2% of V<sub>out\_nom1,2</sub> from the nominal valued obtained at V<sub>in</sub> = V<sub>out1,2</sub> + 8.5 V.<br>11. Values based on design and/or characterization.

12.Not guaranteed in dropout.

#### **TYPICAL CHARACTERISTICS**



#### **TYPICAL CHARACTERISTICS**



<span id="page-8-0"></span>

#### **TYPICAL CHARACTERISTICS**

**Figure 18. PSRR vs. Frequency**

#### **DEFINITIONS**

#### **General**

All measurements are performed using short pulse low duty cycle techniques to maintain junction temperature as close as possible to ambient temperature.

#### **Output voltage**

The output voltage parameter is defined for specific temperature, input voltage and output current values or specified over Line, Load and Temperature ranges.

#### **Line Regulation**

The change in output voltage for a change in input voltage measured for specific output current over operating ambient temperature range.

#### **Load Regulation**

The change in output voltage for a change in output current measured for specific input voltage over operating ambient temperature range.

#### **Dropout Voltage**

The input to output differential at which the regulator output no longer maintains regulation against further reductions in input voltage. It is measured when the output drops  $2\%$  of  $V_{\text{out\_nom}}$  below its nominal value. The junction temperature, load current, and minimum input supply requirements affect the dropout level.

#### **Quiescent and Disable Currents**

Quiescent Current  $(I_q)$  is the difference between the input current (measured through the LDO input pin) and the output load current. If Enable pin is set to LOW the regulator reduces its internal bias and shuts off the output, this term is called the disable current  $(I_{DIS})$ .

#### **Current Limit**

Current Limit is value of output current by which output voltage drops below 90% of its nominal value.

#### **PSRR**

Power Supply Rejection Ratio is defined as ratio of output voltage and input voltage ripple. It is measured in decibels (dB).

#### **Line Transient Response**

Typical output voltage overshoot and undershoot response when the input voltage is excited with a given slope.

#### **Load Transient Response**

Typical output voltage overshoot and undershoot response when the output current is excited with a given slope between low-load and high-load conditions.

#### **Thermal Protection**

Internal thermal shutdown circuitry is provided to protect the integrated circuit in the event that the maximum junction temperature is exceeded. When activated at typically 175°C, the regulator turns off. This feature is provided to prevent failures from accidental overheating.

#### **Maximum Package Power Dissipation**

The power dissipation level is maximum allowed power dissipation for particular package or power dissipation at which the junction temperature reaches its maximum operating value, whichever is lower.

#### **APPLICATIONS INFORMATION**

#### **Circuit Description**

The NCV47821 is an integrated dual low dropout regulator that provides a regulated voltage at 200 mA to each output. It is enabled with an input to the enable pin. The regulator voltage is provided by a PNP pass transistor controlled by an error amplifier with a bandgap reference, which gives it the lowest possible dropout voltage. The output current capability of the LDO is 200 mA per output and the base drive quiescent current is controlled to prevent oversaturation when the input voltage is low or when the output is overloaded. The integrated current sense feature provides diagnosis and system protection functionality. The current limit of the device is adjustable by resistor connected to CSO pin. Voltage on CSO pin is proportional to output current. The regulator is protected by both current limit and thermal shutdown. Thermal shutdown occurs above 150°C to protect the IC during overloads and extreme ambient temperatures.

#### **Regulator**

The error amplifier compares the reference voltage to a sample of the output voltage  $(V_{\text{out1,2}})$  and drives the base of a PNP series pass transistor via a buffer. The reference is a bandgap design to give it a temperature stable output. Saturation control of the PNP is a function of the load current and input voltage. Oversaturation of the output power device is prevented, and quiescent current in the ground pin is minimized.

#### **Regulator Stability Considerations**

The input capacitor  $(C_{in})$  is necessary to stabilize the input impedance to avoid voltage line influences. The output capacitor  $(C_{\text{out1.2}})$  helps determine three main characteristics of a linear regulator: startup delay, load transient response and loop stability. The capacitor value and type should be based on cost, availability, size and temperature constraints. The aluminum electrolytic capacitor is the least expensive solution, but, if the circuit operates at low temperatures (−25°C to −40°C), both the value and ESR of the capacitor will vary considerably. The capacitor manufacturer's data sheet usually provides this information. The value for the output capacitor  $C_{\text{out1,2}}$ , shown in Figure [1](#page-0-0) should work for most applications; see also Figure [16](#page-8-0) for output stability at various load and Output Capacitor ESR conditions. Stable region of ESR in Figure [16](#page-8-0) shows ESR values at which the LDO output voltage does not have any permanent oscillations at any dynamic changes of output load current. Marginal ESR is the value at which the output voltage waving is fully damped during four periods after the load change and no oscillation is further observable.

ESR characteristics were measured with ceramic capacitors and additional series resistors to emulate ESR. Low duty cycle pulse load current technique has been used

to maintain junction temperature close to ambient temperature.

#### **Calculating Bypass Capacitor**

If improved stability (reducing output voltage ringing during transients) is demanded, connect the bypass capacitor  $C_{b1,2}$  between Adjustable Input pin and  $V_{out1,2}$  pin according to Applications circuit at Figure [1.](#page-0-0) Parallel combination of bypass capacitor  $C_{b1,2}$  with the feedback resistor  $R_{n1}$  contributes in the device transfer function as an additional zero and affects the device loop stability, therefore its value must be optimized. Attention to the Output Capacitor value and its ESR must be paid. See also Stability in High Speed Linear LDO Regulators Application Note, AND8037/D for more information. Optimal value of bypass capacitor is given by following expression

$$
C_{bn} = \frac{1}{2 \times \pi \times f_z \times R_{n1}}(F) \quad (eq. 1)
$$

where

 $R_{n1}$  the upper feedback resistor

 $f<sub>z</sub>$  the frequency of the zero added into the device transfer function by  $R_{n1}$  and  $C_{b1}$  external components.

Set the  $R_{n1}$  resistor according to output voltage requirement. Chose the  $f_z$  with regard on the output capacitance  $C_{\text{out1,2}}$ , refer to the table below.



NOTE:  $*$  For  $C_{\text{out1,2}}$  = 47 µF and higher,  $C_{b1,2}$  capacitors are not needed for stability improvement.  $C_{b1}$ , capacitors are useful for reduction start up overshoot and noise reduction. See electrical characteristic table.

Ceramic capacitors and its part numbers listed bellow have been used as low ESR output capacitors  $C_{out1,2}$  from the table above to define the frequency ranges of additional zero required for stability:

GRM31CR71C106KAC7 (10 µF, 16 V, X7R, 1206) GRM32ER71C226KE18 (22 µF, 16 V, X7R, 1210) GRM32ER61C476ME15 (47 µF, 16 V, X5R, 1210) GRM32ER60J107ME20 (100 µF, 6.3 V, X5R, 1210)

#### **Enable Inputs**

An enable pin is used to turn a channel on or off. By holding the pin down to a voltage less than 0.99 V, the output of the channel will be turned off. When the voltage on the enable pin is greater than 2.31 V, the output of the channel will be enabled to power its output to the regulated output voltage. The enable pins may be connected directly to the input pin to give constant enable to the output channel.

#### **Setting the Output Voltage**

The output voltage range can be set between 3.3 V and 20 V. This is accomplished with an external resistor divider feeding back the voltage to the IC back to the error amplifier by the voltage adjust pin ADJ. The internal reference voltage is set to a temperature stable reference ( $V_{REF1}$ ) of 1.265 V. The output voltage is calculated from the following formula. Ignoring the bias current into the ADJ pin:

$$
V_{out\_nom\_n} = V_{REF1}\left(1 + \frac{R_{n1}}{R_{n2}}\right) \quad (eq. 2)
$$

Use  $R_{n2}$  < 50 k $\Omega$  to avoid significant voltage output errors due to ADJ bias current.

Designers should consider the tolerance of  $R_{n1}$  and  $R_{n2}$ during the design phase.

#### **Setting the Output Current Limit**

The output current limit can be set up to 300 mA by external resistor  $R_{CSO1.2}$  (see Figure [1](#page-0-0)). Capacitor  $C_{CSO}$  of  $1 \mu$ F in parallel with  $R_{\rm CSO}$  is required for stability of current limit control circuitry (see Figure [1](#page-0-0)).

$$
V_{CSO1,2} = I_{out1,2} (R_{CSO1,2} \times \frac{1}{100})
$$
 (eq. 3)

$$
I_{LIM1,2} = \frac{100}{1} \times \frac{2.55}{R_{CSO1,2}}
$$
 (eq. 4)

$$
R_{CSO1,2} = \frac{100}{1} \times \frac{2.55}{I_{LIM1,2}}
$$
 (eq. 5)

where

 $R<sub>CSO12</sub>$  – current limit setting resistor

 $V_{CSO1,2}$  - voltage at CSO pin proportional to  $I_{out1,2}$ 

ILIM1,2− current limit value

 $I_{\text{out1,2}}$  – output current actual value

CSO pin provides information about output current actual value. The CSO voltage is proportional to output current according to Equation 3.

Once output current reaches its limit value  $(I_{LIM1,2})$  set by external resistor  $R_{CSO}$  than voltage at CSO pin is typically 2.55 V. Calculations of  $I_{LIM1,2}$  or  $R_{CSO1,2}$  values can be done using Equation 4 and Equation 5, respectively. Minimum and maximum value of Output Current Limit can be calculated according Equation 6 and 7.

$$
I_{LIM1,2\_min} = RATIO_{min} \times \frac{V_{CSO1,2\_min}}{R_{CSO1,2\_max}} \qquad (eq. 6)
$$

$$
I_{LIM1,2\_max} = RATIO_{max} \times \frac{V_{CSO1,2\_max}}{R_{CSO1,2\_min}} \quad (eq. 7)
$$

where

RATIO $_{\text{min}}$  – minimum value of Output Current to CSO Current Ratio from electrical characteristics table and particular output current range

- RATIO $_{\text{max}}$  maximum value of Output Current to CSO Current Ratio from electrical characteristics table and particular output current range
- $V_{CSO1,2,min}$  minimum value of CSO Voltage Level at Current Limit from electrical characteristics table
- $V_{CSO1,2,max}$  maximum value of CSO Voltage Level at Current Limit from electrical characteristics table
- $R_{CSO1,2,min}$  minimum value of  $R_{CSO1,2}$  with respect its accuracy
- $R_{CSO1,2,max}$  maximum value of  $R_{CSO1,2}$  with respect its accuracy

Designers should consider the tolerance of  $R_{CSO1,2}$ during the design phase.

#### **Diagnostic in OFF State**

The NCV47821 contains also circuitry for OFF state diagnostics for Short to Battery (STB) and Open Load (OL). There are internal current sources, Pull−Up and Pull Down resistors which provide additional cost savings for overall application by excluding external components and their assembly cost and saving PCB space and safe control IOs of a Microcontroller Unit (MCU).

Simplified functional schematic and truth table is shown in Figure 19 and related flowchart in Figure [20](#page-12-0).



**Figure 19. Simplified Functional Diagram of OFF State Diagnostics (STB and OL)**

<span id="page-12-0"></span>

**Figure 20. Flowchart for Diagnostics in OFF State**

The diagnostics in OFF state shall be performed for each channel separately. For diagnostics of Channel 1 the input CS pin has to be put logic low, for diagnostics of Channel 2 the input CS pin has to be put logic high. Corresponding EN pin has to be used for control (EN1 for Channel 1 and EN2 for Channel 2). For detailed information see Diagnostic Features Truth Table in Figure 21.

#### **Diagnostic in ON State**

Diagnostic in ON State provides information about Overcurrent or Short to Ground failures, during which the EF output is in logic low state. The diagnostics in ON state shall be performed for each channel separately. For diagnostics of Channel 1 the input CS pin has to be put logic low, for diagnostics of Channel 2 the input CS pin has to be put logic high. For detailed information see Diagnostic Features Truth Table in Figure 21.



#### **Figure 21. Diagnostic Features Truth Table**

13.State of EN pin of appropriate channel

14.CS = L means CH1 diagnostics and CS = H means CH2 diagnostics in OFF state (DE = H) via EF output, appropriate EN pin is used for turning internal switch ON and OFF (e.g. when DE = H and CS = L and EN1 = L then IPU1 is OFF, when DE = H and CS = L and EN1 = H then IPU1 is ON)

15. Internal current source turned OFF (between  $V_{\text{out}}$  and  $V_{\text{in}}$  of appropriate channel)

16. Internal current source turned ON (between  $V_{out}$  and  $V_{in}$  of appropriate channel)

17.CS = L means CH1 diagnostics and CS = H means CH2 diagnostics in ON state (e.g. when CS = L and EF = L then CH1 has Overcurrent or Short to Ground failure, when CS = H and EF = L then CH1 has Overcurrent or Short to Ground failure)

#### <span id="page-13-0"></span>**Thermal Considerations**

As power in the device increases, it might become necessary to provide some thermal relief. The maximum power dissipation supported by the device is dependent upon board design and layout. Mounting pad configuration on the PCB, the board material, and the ambient temperature affect the rate of junction temperature rise for the part. When the device has good thermal conductivity through the PCB, the junction temperature will be relatively low with high power applications. The maximum dissipation the device can handle is given by:

$$
P_{D(MAX)} = \frac{\left[T_{J(MAX)} - T_A\right]}{R_{\theta JA}} \qquad (eq. 8)
$$

Since  $T_J$  is not recommended to exceed 150 $\degree$ C, then the device soldered on 645 mm2, 1 oz copper area, FR4 can dissipate up to 2.38 W when the ambient temperature  $(T_A)$ is 25°C. See Figure 22 for  $R_{\theta JA}$  versus PCB area. The power dissipated by the device can be calculated from the following equations:

$$
P_D \approx V_{in}(I_q@I_{out1,2}) + I_{out1}(V_{in} - V_{out1}) + I_{out2}(V_{in} - V_{out2})
$$
\n
$$
(eq. 9)
$$

or

$$
V_{in(MAX)} \approx \frac{P_{D(MAX)} + (V_{out1} \times I_{out1}) + (V_{out2} \times I_{out2})^{0}}{I_{out1} + I_{out2} + I_{q}}
$$



**Figure 22. Thermal Resistance vs. PCB Copper Area**

#### **Hints**

V<sub>in</sub> and GND printed circuit board traces should be as wide as possible. When the impedance of these traces is high, there is a chance to pick up noise or cause the regulator to malfunction. Place external components, especially the output capacitor, as close as possible to the device and make traces as short as possible.

## **ORDERING INFORMATION**



 $\sqrt{2}$ 

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D

# sem



- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- 2. CONTROLLING DIMENSION: MILLIMETERS.<br>3. DIMENSION **b** DOES NOT INCLUDE DAMBA 3. DIMENSION b DOES NOT INCLUDE DAMBAR<br>PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.07 mm MAX. AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADI-US OF THE FOOT. MINIMUM SPACE BETWEEN PRO-TRUSION AND ADJACENT LEAD IS 0.07. 4. DIMENSION D DOES NOT INCLUDE MOLD FLASH,  $\mathcal{L}(\mathcal{L}) = \mathcal{L}(\mathcal{L}) = \mathcal{L}(\mathcal{L})$ 
	- PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.15 mm PER SIDE. DIMENSION D IS DETERMINED AT
	- 5. DIMENSION E1 DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS. INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.25 mm PER SIDE. DIMENSION E1 IS DETERMINED AT DATUM H.
	- 6. DATUMS A AND B ARE DETERMINED AT DATUM H. 7. A1 IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE
	- 8. SECTION B−B TO BE DETERMINED AT 0.10 TO 0.25 mm FROM THE LEAD TIP.



#### **GENERIC MARKING DIAGRAM\***



\*This information is generic. Please refer to device data sheet for actual part marking. device data sheet for actual part marking<br>Pb−Free indicator, "G" or microdot " ■", may or may not be present.



**onsemi** and are trademarks of Semiconductor Components Industries, LLC dba **onsemi** or its subsidiaries in the United States and/or other countries. **onsemi** reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular<br>purpose, nor does **onsemi** assum special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

Techniques Reference Manual, SOLDERRM/D.

onsemi, ONSOMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of **onsemi**'s product/patent coverage may be accessed at [www.onsemi.com/site/pdf/Patent](https://www.onsemi.com/site/pdf/Patent-Marking.pdf)−Marking.pdf. **onsemi** reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as–is" and **onsemi** makes no warranty, representation or guarantee regarding the accuracy of the<br>information, product features, availabili of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products<br>and applications using **onsemi** or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates,<br>and distributors harmless against associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal<br>Opportunity/Affirmative Action Employer. Thi

#### **ADDITIONAL INFORMATION**

**TECHNICAL PUBLICATIONS**: **Technical Library:** [www.onsemi.com/design/resources/technical](https://www.onsemi.com/design/resources/technical-documentation)−documentation **onsemi Website:** [www.onsemi.com](https://www.onsemi.com/)

**ONLINE SUPPORT**: [www.onsemi.com/support](https://www.onsemi.com/support?utm_source=techdocs&utm_medium=pdf) **For additional information, please contact your local Sales Representative at** [www.onsemi.com/support/sales](https://www.onsemi.com/support/sales)